搜索

x

留言板

尊敬的读者、作者、审稿人, 关于本刊的投稿、审稿、编辑和出版的任何问题, 您可以本页添加留言。我们将尽快给您答复。谢谢您的支持!

姓名
邮箱
手机号码
标题
留言内容
验证码

SOI部分耗尽SiGe HBT集电结空间电荷区模型

徐小波 张鹤鸣 胡辉勇 许立军 马建立

引用本文:
Citation:

SOI部分耗尽SiGe HBT集电结空间电荷区模型

徐小波, 张鹤鸣, 胡辉勇, 许立军, 马建立

A collector space charge region model for SiGe HBT on thin-film SOI

Xu Xiao-Bo, Zhang He-Ming, Hu Hui-Yong, Xu Li-Jun, Ma Jian-Li
PDF
导出引用
  • SOI上的薄膜异质SiGe晶体管通过采用"折叠"集电极,已成功实现SOI上CMOS与HBT的兼容.本文结合SOI薄膜上的纵向SiGe HBT结构模型,提出了包含纵向、横向欧姆电阻和耗尽电容的"部分耗尽 (partially depleted) 晶体管"集电区简化电路模型.基于器件物理及实际考虑,系统建立了外延集电层电场、电势、耗尽宽度模型,并根据该模型对不同器件结构参数进行分析.结果表明,空间电荷区表现为本征集电结耗尽与MOS电容耗尽,空间电荷区宽度随集电结掺杂浓度减小而增大,随集电结反偏电压提高而增大,
    SiGe heterojunction bipolar transistor (HBT) on thin film SOI has been successfully integrated with SOI CMOS by "folded collector". This paper deals with the collector of "partially depleted transistor" according to the thin film vertical SiGe HBT structure. A simplified circuit model including vertical and horizontal resistors and depletion capacitance is presented for the first time, and the model of the collector for field, voltage, and depletion width is systematically established. The model is analyzed with reasonable parameters. The results indicate that the space charge region consists of intrinsic junction depletion and MOS capacitance depletion, that the width of the space charge region increases with doping concentration of the collector, larger reverse junction voltage, and smaller substrate voltage, and that the region features a vertical expansion followed by a lateral expansion. This space charge region model of collector provides a valuable reference to the SiGe mm-wave BiCMOS circuit design and simulation on thin film SOI.
    • 基金项目: 国家部委资助项目(批准号:51308040203, 6139801),中央高校基本科研业务费(批准号:72105499, 72104089)和陕西省自然科学基础研究计划(批准号:2010JQ8008)资助的课题.
    [1]

    Floyd B, Pfeiffer U, Reynolds S, Valdes-Garcia A, Haymes C, Katayama Y, Nakano D, Beukema T, Gaucher B, Soyuer M 2007 Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems SiRF07 Long Beach, CA, United states, 2007 p213

    [2]

    Fleetwood D M, Thome F V, Tsao S S, Dressendorfer P V, Dandini V J, Schwank J R 1988 IEEE Trans. Nucl. Sci. 35 1099

    [3]

    Shahidi G G 2002 IBM Journal of Research and Development 46 121

    [4]

    Shahidi G G, Ajmera A, Assaderaghi F, Bolam R J, Leobandung E, Rausch W, Sankus D, Schepis D, Wagner L F, Kun W, Davari B 1999 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC. First Edition, Piscataway, NJ, USA, Feb.15—17, 1999,p426

    [5]

    Larson L E 2000 International Electron Devices Meeting, Technical Digest. IEDM, San Francisco, CA, USA, Dec. 10—13, 2000 p737

    [6]

    Washio K, Ohue E, Shimamoto H, Oda K, Hayami R, Kiyota Y, Tanabe M, Kondo M, Hashimoto T, Harada, T 2002 IEEE Trans ED 49 271

    [7]

    Sato F, Hashimoto T, Tezuka H, Soda M, Suzaki T, Tatsumi T, Tashiro T 1999 IEEE Trans ED 46 1332

    [8]

    Cai J, Ajmera A, Ouyang Q Q, Oldiges P, Steigerwalt M, Stein K, Jenkins K, Shahidi G, Ning T H 2002 Symposium on VLSI Technology Digest of Technical Papers Honolulu, HI, United states, June 11—13, 2002 p172

    [9]

    Avenier G, Schwartzmann T, Chevalier P, Vandelle B, Rubaldo L, Dutartre D, Boissonnet L, Saguin F, Pantel R, Fregonese S, Maneux C, Zimmer T, Chantre A 2005 IEEE Bipolar/BiCMOS Circuits and Technol. Meeting Santa Barbara, CA, USA, October 9—11, 2005, p128.

    [10]

    Rücker H, Heinemann B, Barth R, Bolze D, Drews J, Fursenko O, Grabolla T, Haak U, Hppner W, Knoll D, Marschmeyer S, Mohapatra N, Richter H H, Schley P, Schmidt D, Tillack B, Weidner G, Wolansky D, Wulf H E, Yamamoto Y 2004 Technical Digest - International Electron Devices Meeting IEDM San Francisco CA, United states, Dec.13—15, 2004 p239

    [11]

    Ouyang Q Q, Cai J, Ning T, Oldiges P, Jeffery B J 2003 Proc. IEEE Bipolar/BiCMOS Circuits and Technol. Meeting BCTM Minneapolis, United states, Sep.29—Oct. 1,2002 p28

    [12]

    Cai J, Mahender K, Steigerwalt M, Ho H, Schonenberg K, Stein K, Chen H J, Jenkins K, Ouyang Q Q, Oldiges P, Ning T H 2003 Proc. IEEE Bipolar/BiCMOS Circuits and Technology Meeting BCTM Toulouse, France, 2003 p215

    [13]

    Cai J, Ning T H 2004 7th International Conference on Solid-State and Integrated Circuits Technology Proceedings ICSICT Beijing, China, Oct. 18—21, 2004 p2102

    [14]

    Avenier G, Chevalier P, Vandelle B, Lenoble D, Saguin F, Frégonèse S, Zimmer T, Chantre A 2005 Proceedings of ESSDERC 2005: 35th European Solid-State Device Research Conference Grenoble, France, Sep. 12—16, 2005 p133

    [15]

    Avenier G, Frégonè S, Chevalier P, Bustos J, Saguin F, Schwartzmann T, Maneux C, Zimmer T, Chantre A 2008 IEEE Transactions on Electron Devices 55 585

    [16]

    Avenier G, Diop M, Chevalier P, Troillard G, Loubet N, Bouvier J, Depoyan Linda, Derrier N, Buczko M, Leyris C, Boret S, Montusclat S, Margain A, Pruvost S, Nicolson S T, Yau K H K, Revil N, Gloria D, Dutartre D, Voinigescu S P, Chantre, A 2009 IEEE Journal of Solid-State Circuits 44 2312

    [17]

    Chen T B, Bellini M, Zhao E H, Comeau J P, Sutton A K, Grens C M, Cressler J D, Cai J, Ning T H 2005 Proc. IEEE Bipolar/BiCMOS Circuits and Technology Meeting BCTM Santa Barbara, CA, USA, Oct. 9—11, 2005 p256

    [18]

    Bellini M, Cressler J D, Cai J 2007 Proc. IEEE Bipolar/ BiCMOS Circuits and Technology Meeting BCTM Boston MA, USA, Sep. 30—Oct.2, 2007 p234

    [19]

    Bellini M, Chen T B, Zhu C D, Cressler J D, Cai J 2006 IEEE Bipolar/BiCMOS Circuits and Technology Meeting BCTM Maastricht Netherlands Oct. 8—10 2006 p4

    [20]

    Chen T B, Sutton A K, Bellini M, Haugerud B M, Comeau J P, Liang Q Q, Cressler J D, Cai J, Ning T H, Marshall P W, Marshall C J 2005 IEEE Transactions on Nuclear Science 52 2353

    [21]

    Vanhoucke T, Boots H M J, Van Noort W D 2004 IEEE Electron Device Letters 25 150

    [22]

    Hu H Y, Zhang H M, Lü Y, Dai X Y, Hou H, Ou J F, Wang W, Wang X Y 2006 Acta Phys. Sin. 55 403 (in Chinese)[胡辉勇、张鹤鸣、吕 懿、戴显英、侯 慧、区健锋、王 伟、王喜媛 2006 55 403]

    [23]

    Lü Y, Zhang H M, Dai X Y, Hu H Y, Shu B 2004 Acta Phys. Sin. 53 3239 (in Chinese)[吕 懿、张鹤鸣、戴显英、胡辉勇、舒 斌 2004 53 3239]

    [24]

    Toorn R V, Paasschenss J C J, Kloosterman W J 2008 The Mextram Bipolar Transistor Model level 504.7, Mextram definition document , 2008 Delft University of Technology

    [25]

    Frégonè S, Avenier G, Maneux C, Chantre A 2006 IEEE Trans ED 53 296

    [26]

    Kirk C T 1962 IRE Trans. Electron Devices 9 164

    [27]

    Shi M, Wu G Y 2008 Semiconductor Device Physics (Xi'an: Xi'an Jiaotong University Press)p256—264(in Chinese)[施敏著 伍国珏译 2008 半导体器件物理(西安:西安交通大学出版社)第256—264页]

  • [1]

    Floyd B, Pfeiffer U, Reynolds S, Valdes-Garcia A, Haymes C, Katayama Y, Nakano D, Beukema T, Gaucher B, Soyuer M 2007 Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems SiRF07 Long Beach, CA, United states, 2007 p213

    [2]

    Fleetwood D M, Thome F V, Tsao S S, Dressendorfer P V, Dandini V J, Schwank J R 1988 IEEE Trans. Nucl. Sci. 35 1099

    [3]

    Shahidi G G 2002 IBM Journal of Research and Development 46 121

    [4]

    Shahidi G G, Ajmera A, Assaderaghi F, Bolam R J, Leobandung E, Rausch W, Sankus D, Schepis D, Wagner L F, Kun W, Davari B 1999 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC. First Edition, Piscataway, NJ, USA, Feb.15—17, 1999,p426

    [5]

    Larson L E 2000 International Electron Devices Meeting, Technical Digest. IEDM, San Francisco, CA, USA, Dec. 10—13, 2000 p737

    [6]

    Washio K, Ohue E, Shimamoto H, Oda K, Hayami R, Kiyota Y, Tanabe M, Kondo M, Hashimoto T, Harada, T 2002 IEEE Trans ED 49 271

    [7]

    Sato F, Hashimoto T, Tezuka H, Soda M, Suzaki T, Tatsumi T, Tashiro T 1999 IEEE Trans ED 46 1332

    [8]

    Cai J, Ajmera A, Ouyang Q Q, Oldiges P, Steigerwalt M, Stein K, Jenkins K, Shahidi G, Ning T H 2002 Symposium on VLSI Technology Digest of Technical Papers Honolulu, HI, United states, June 11—13, 2002 p172

    [9]

    Avenier G, Schwartzmann T, Chevalier P, Vandelle B, Rubaldo L, Dutartre D, Boissonnet L, Saguin F, Pantel R, Fregonese S, Maneux C, Zimmer T, Chantre A 2005 IEEE Bipolar/BiCMOS Circuits and Technol. Meeting Santa Barbara, CA, USA, October 9—11, 2005, p128.

    [10]

    Rücker H, Heinemann B, Barth R, Bolze D, Drews J, Fursenko O, Grabolla T, Haak U, Hppner W, Knoll D, Marschmeyer S, Mohapatra N, Richter H H, Schley P, Schmidt D, Tillack B, Weidner G, Wolansky D, Wulf H E, Yamamoto Y 2004 Technical Digest - International Electron Devices Meeting IEDM San Francisco CA, United states, Dec.13—15, 2004 p239

    [11]

    Ouyang Q Q, Cai J, Ning T, Oldiges P, Jeffery B J 2003 Proc. IEEE Bipolar/BiCMOS Circuits and Technol. Meeting BCTM Minneapolis, United states, Sep.29—Oct. 1,2002 p28

    [12]

    Cai J, Mahender K, Steigerwalt M, Ho H, Schonenberg K, Stein K, Chen H J, Jenkins K, Ouyang Q Q, Oldiges P, Ning T H 2003 Proc. IEEE Bipolar/BiCMOS Circuits and Technology Meeting BCTM Toulouse, France, 2003 p215

    [13]

    Cai J, Ning T H 2004 7th International Conference on Solid-State and Integrated Circuits Technology Proceedings ICSICT Beijing, China, Oct. 18—21, 2004 p2102

    [14]

    Avenier G, Chevalier P, Vandelle B, Lenoble D, Saguin F, Frégonèse S, Zimmer T, Chantre A 2005 Proceedings of ESSDERC 2005: 35th European Solid-State Device Research Conference Grenoble, France, Sep. 12—16, 2005 p133

    [15]

    Avenier G, Frégonè S, Chevalier P, Bustos J, Saguin F, Schwartzmann T, Maneux C, Zimmer T, Chantre A 2008 IEEE Transactions on Electron Devices 55 585

    [16]

    Avenier G, Diop M, Chevalier P, Troillard G, Loubet N, Bouvier J, Depoyan Linda, Derrier N, Buczko M, Leyris C, Boret S, Montusclat S, Margain A, Pruvost S, Nicolson S T, Yau K H K, Revil N, Gloria D, Dutartre D, Voinigescu S P, Chantre, A 2009 IEEE Journal of Solid-State Circuits 44 2312

    [17]

    Chen T B, Bellini M, Zhao E H, Comeau J P, Sutton A K, Grens C M, Cressler J D, Cai J, Ning T H 2005 Proc. IEEE Bipolar/BiCMOS Circuits and Technology Meeting BCTM Santa Barbara, CA, USA, Oct. 9—11, 2005 p256

    [18]

    Bellini M, Cressler J D, Cai J 2007 Proc. IEEE Bipolar/ BiCMOS Circuits and Technology Meeting BCTM Boston MA, USA, Sep. 30—Oct.2, 2007 p234

    [19]

    Bellini M, Chen T B, Zhu C D, Cressler J D, Cai J 2006 IEEE Bipolar/BiCMOS Circuits and Technology Meeting BCTM Maastricht Netherlands Oct. 8—10 2006 p4

    [20]

    Chen T B, Sutton A K, Bellini M, Haugerud B M, Comeau J P, Liang Q Q, Cressler J D, Cai J, Ning T H, Marshall P W, Marshall C J 2005 IEEE Transactions on Nuclear Science 52 2353

    [21]

    Vanhoucke T, Boots H M J, Van Noort W D 2004 IEEE Electron Device Letters 25 150

    [22]

    Hu H Y, Zhang H M, Lü Y, Dai X Y, Hou H, Ou J F, Wang W, Wang X Y 2006 Acta Phys. Sin. 55 403 (in Chinese)[胡辉勇、张鹤鸣、吕 懿、戴显英、侯 慧、区健锋、王 伟、王喜媛 2006 55 403]

    [23]

    Lü Y, Zhang H M, Dai X Y, Hu H Y, Shu B 2004 Acta Phys. Sin. 53 3239 (in Chinese)[吕 懿、张鹤鸣、戴显英、胡辉勇、舒 斌 2004 53 3239]

    [24]

    Toorn R V, Paasschenss J C J, Kloosterman W J 2008 The Mextram Bipolar Transistor Model level 504.7, Mextram definition document , 2008 Delft University of Technology

    [25]

    Frégonè S, Avenier G, Maneux C, Chantre A 2006 IEEE Trans ED 53 296

    [26]

    Kirk C T 1962 IRE Trans. Electron Devices 9 164

    [27]

    Shi M, Wu G Y 2008 Semiconductor Device Physics (Xi'an: Xi'an Jiaotong University Press)p256—264(in Chinese)[施敏著 伍国珏译 2008 半导体器件物理(西安:西安交通大学出版社)第256—264页]

  • [1] 张晋新, 王信, 郭红霞, 冯娟. 基于三维数值仿真的SiGe HBT总剂量效应关键影响因素机理研究.  , 2021, (): . doi: 10.7498/aps.70.20211795
    [2] 林建潇, 吴九汇, 刘爱群, 陈喆, 雷浩. 光梯度力驱动的纳米硅基光开关.  , 2015, 64(15): 154209. doi: 10.7498/aps.64.154209
    [3] 刘静, 武瑜, 高勇. 沟槽型发射极SiGe异质结双极化晶体管新结构研究.  , 2014, 63(14): 148503. doi: 10.7498/aps.63.148503
    [4] 宋建军, 杨超, 朱贺, 张鹤鸣, 宣荣喜, 胡辉勇, 舒斌. SOI SiGe HBT结构设计及频率特性研究.  , 2014, 63(11): 118501. doi: 10.7498/aps.63.118501
    [5] 张瑜洁, 张万荣, 金冬月, 陈亮, 付强, 郭振杰, 邢光辉, 路志义. Ge组分分布对基区杂质非均匀分布的SiGe HBT温度特性的影响.  , 2013, 62(3): 034401. doi: 10.7498/aps.62.034401
    [6] 张滨, 杨银堂, 李跃进, 徐小波. SOI SiGe HBT电学性能研究.  , 2012, 61(23): 238502. doi: 10.7498/aps.61.238502
    [7] 秦珊珊, 张鹤鸣, 胡辉勇, 屈江涛, 王冠宇, 肖庆, 舒钰. 应变Si全耗尽SOI MOSFET二维亚阈电流模型.  , 2011, 60(5): 058501. doi: 10.7498/aps.60.058501
    [8] 胡辉勇, 舒钰, 张鹤鸣, 宋建军, 宣荣喜, 秦珊珊, 屈江涛. 含有本征SiGe层的SiGe异质结双极晶体管集电结耗尽层宽度模型.  , 2011, 60(1): 017303. doi: 10.7498/aps.60.017303
    [9] 肖盈, 张万荣, 金冬月, 陈亮, 王任卿, 谢红云. 能带工程对射频功率SiGe异质结双极晶体管热性能的改善.  , 2011, 60(4): 044402. doi: 10.7498/aps.60.044402
    [10] 李蕾蕾, 于宗光, 肖志强, 周昕杰. SOI SONOS EEPROM 总剂量辐照阈值退化机理研究.  , 2011, 60(9): 098502. doi: 10.7498/aps.60.098502
    [11] 徐小波, 张鹤鸣, 胡辉勇. 薄膜SOI上SiGe HBT集电结耗尽电荷和电容改进模型.  , 2011, 60(11): 118501. doi: 10.7498/aps.60.118501
    [12] 李劲, 刘红侠, 李斌, 曹磊, 袁博. 高k栅介质应变Si SOI MOSFET的阈值电压解析模型.  , 2010, 59(11): 8131-8136. doi: 10.7498/aps.59.8131
    [13] 栾苏珍, 刘红侠, 贾仁需, 蔡乃琼. 高k介质异质栅全耗尽SOI MOSFET二维解析模型.  , 2008, 57(6): 3807-3812. doi: 10.7498/aps.57.3807
    [14] 张鹤鸣, 崔晓英, 胡辉勇, 戴显英, 宣荣喜. 应变SiGe SOI量子阱沟道PMOSFET阈值电压模型研究.  , 2007, 56(6): 3504-3508. doi: 10.7498/aps.56.3504
    [15] 舒 斌, 张鹤鸣, 朱国良, 樊 敏, 宣荣喜. 基于智能剥离技术的SOI材料制备.  , 2007, 56(3): 1668-1673. doi: 10.7498/aps.56.1668
    [16] 乔 明, 张 波, 李肇基, 方 健, 周贤达. 背栅效应对SOI横向高压器件击穿特性的影响.  , 2007, 56(7): 3990-3995. doi: 10.7498/aps.56.3990
    [17] 胡辉勇, 张鹤鸣, 吕 懿, 戴显英, 侯 慧, 区健锋, 王 伟, 王喜嫒. SiGe HBT大信号等效电路模型.  , 2006, 55(1): 403-408. doi: 10.7498/aps.55.403
    [18] 郑中山, 刘忠立, 张国强, 李 宁, 范 楷, 张恩霞, 易万兵, 陈 猛, 王 曦. 埋氧层注氮工艺对部分耗尽SOI nMOSFET特性的影响.  , 2005, 54(1): 348-353. doi: 10.7498/aps.54.348
    [19] 吕 懿, 张鹤鸣, 戴显英, 胡辉勇, 舒 斌. SiGe HBT势垒电容模型.  , 2004, 53(9): 3239-3244. doi: 10.7498/aps.53.3239
    [20] 朱蔚雯, 朱文玉, 王渭源. 用椭圆偏振光法四相模型研究Si SOI光学性质.  , 1986, 35(6): 797-802. doi: 10.7498/aps.35.797
计量
  • 文章访问数:  8856
  • PDF下载量:  722
  • 被引次数: 0
出版历程
  • 收稿日期:  2010-06-21
  • 修回日期:  2010-10-13
  • 刊出日期:  2011-07-15

/

返回文章
返回
Baidu
map