搜索

x

留言板

尊敬的读者、作者、审稿人, 关于本刊的投稿、审稿、编辑和出版的任何问题, 您可以本页添加留言。我们将尽快给您答复。谢谢您的支持!

姓名
邮箱
手机号码
标题
留言内容
验证码

一种考虑硅通孔电阻-电容效应的三维互连线模型

钱利波 朱樟明 杨银堂

引用本文:
Citation:

一种考虑硅通孔电阻-电容效应的三维互连线模型

钱利波, 朱樟明, 杨银堂

Through-silicon-via-aware interconnect prediction model for 3D integrated circuirt

Qian Li-Bo, Zhu Zhang-Ming, Yang Yin-Tang
PDF
导出引用
  • 硅通孔(TSV)是三维集成电路的一种主流技术.基于TSV寄生参数提取模型,对不同物理尺寸的TSV电阻-电容(RC)参数进行提取,采用Q3D仿真结果验证了模型精度.分析TSVRC效应对片上系统的性能及功耗影响,推导了插入缓冲器的三维互连线延时与功耗的解析模型.在45nm互补金属氧化物半导体工艺下,对不同规模的互连电路进行了比较分析.模拟结果显示,TSVRC效应导致互连延时平均增加10%,互连功耗密度平均提高21%;电路规模越小,TSV影响愈加显著.在三维片上系统前端设计中,包含TSV寄生参数的互连模型将有助于设计者更加精确地预测片上互连性能.
    Through-silicon-via (TSV) is one of the major design techniques in three- dimensional integrated circuit (3D IC). Based on the parasitic parameter extraction model, the parasitic resistance-capacitance (RC) parameters for different size TSVs are acquired and validated with Q3D simulation data. Using the results of this model, closed-form delay and power consumption expressions for buffered interconnect used in 3D IC are presented. Comparative results with 3D net without TSV in various cases show that TSV RC effect has a huge influence on delay and power of 3D IC, which leads maximum delay and power comsumption to extra increase 10% and 21\% on average, respectively. It is crucial to correctly establish a TSV-aware 3D interconnect model in 3D IC front-end design.
      通信作者: 朱樟明, zmyh@263.net
    • 基金项目: 国家自然科学基金(批准号: 60725415, 60676009)和国家科技重大专项(批准号: 2009ZX01034-002-001-005)资助的课题.
      Corresponding author: Zhu Zhang-Ming, zmyh@263.net
    • Funds: Project supported by the National Natural Science Foundation of China (Grant Nos. 60725415, 60676009), and the National Science and Technology Major Project of the Ministry of Science and Technology of China (Grant No. 2009ZX01034-002-001-005).
    [1]

    Pavlidis V F, Friedman E G 2009 Three-Dimensional Integrated Circuit Design (San Mateo: Morgan Kaufmann) p15

    [2]
    [3]

    Savidis I, Friedman E G 2009 IEEE Trans. Electron Dev. 56 1873

    [4]
    [5]

    Katti G, Stucchi M, Meyer K D, Dehaene W 2010 IEEE Trans. Electron Dev. 57 256

    [6]

    Kim D H, Mukhopadhyay S, Lim S K 2009 Proceeding of the 11th International Workshop on System Level Interconnect Prediction San Francisco, July 2627, 2009 p85

    [7]
    [8]

    Amirali S Y, Xiang H, Yu W J, Popovich M 2009 Proceeding of the Conference on Design, Automation Test in Europe Belgium, March 1418, 2009 p288

    [9]
    [10]

    Karmarkar A P, Xu X P, Moroz V 2009 IEEE 47th Annual Interna-tional Reliability Physics Symposium Montreal, April 1519, 2009 p682

    [11]
    [12]

    Kim D H, Lim S K 2010 Proceeding of the 12th International Workshop on System Level Interconnect Prediction Anaheim, June 1314, 2010 p25

    [13]
    [14]
    [15]

    Chen P Y, Wu C W, Kwai D M 2009 Proceeding of the 2009 Asian Test Symposium Taiwan, November 2326, 2009 p450

    [16]

    Xu C, Li H, Suaya R, Banerjee K 2010 IEEE Trans. Electron Dev. 57 3405

    [17]
    [18]

    Hall S H, Hall G W, McCall J A 2000 High-Speed Digital System Design: A Handbook of Interconnect Theory and Design Practices (New York: John Wiley Sons) p205

    [19]
    [20]

    Li X, Wang J M, Tang W Q 2009 Acta Phys. Sin. 58 3603 (in Chinese) [李鑫, Wang Janet M, 唐卫清 2009 58 3603]

    [21]
    [22]

    Banerjee K, Mehrotra A 2002 IEEE Trans. Electron Dev. 49 2001

    [23]
    [24]

    Zhu Z M, Hao B T, Li R, Yang Y T 2010 Acta Phys. Sin. 59 1997 (in Chinese) [朱樟明, 郝报田, 李儒, 杨银堂 2009 59 1997]

    [25]
    [26]
    [27]

    Dong G, Xue Y, Li J W, Yang Y T 2011 Acta Phys. Sin. 60 46602 (in Chinese) [董刚, 薛荫, 李建伟, 杨银堂 2011 60 046602]

    [28]
    [29]

    Davis J A, De V K, Meindl J D 1998 IEEE Trans. Electron Dev. 45 580

    [30]
    [31]

    Sekar D C, Naeemi A, Sarvari R, Davis J A, Meindl J D 2007 IEEE/ACM International Conference on Computer-Aided Design San Jose, November 48, 2007 p560

    [32]
    [33]

    Zhu Z M, Zhong B, Hao B T, Yang Y T 2009 Acta Phys. Sin. 58 7124 (in Chinese) [朱樟明, 钟波, 郝报田, 杨银堂 2009 58 7124]

    [34]

    Zhu Z M, Hao B T, Yang Y T, Li Y J 2010 Chin. Phys. B 19 127805

    [35]
    [36]
    [37]

    Davis J A, Meindl J D 2003 Interconnect Technology and Design for Gig Scale Integration (Netherlands: Springer) p184

    [38]
  • [1]

    Pavlidis V F, Friedman E G 2009 Three-Dimensional Integrated Circuit Design (San Mateo: Morgan Kaufmann) p15

    [2]
    [3]

    Savidis I, Friedman E G 2009 IEEE Trans. Electron Dev. 56 1873

    [4]
    [5]

    Katti G, Stucchi M, Meyer K D, Dehaene W 2010 IEEE Trans. Electron Dev. 57 256

    [6]

    Kim D H, Mukhopadhyay S, Lim S K 2009 Proceeding of the 11th International Workshop on System Level Interconnect Prediction San Francisco, July 2627, 2009 p85

    [7]
    [8]

    Amirali S Y, Xiang H, Yu W J, Popovich M 2009 Proceeding of the Conference on Design, Automation Test in Europe Belgium, March 1418, 2009 p288

    [9]
    [10]

    Karmarkar A P, Xu X P, Moroz V 2009 IEEE 47th Annual Interna-tional Reliability Physics Symposium Montreal, April 1519, 2009 p682

    [11]
    [12]

    Kim D H, Lim S K 2010 Proceeding of the 12th International Workshop on System Level Interconnect Prediction Anaheim, June 1314, 2010 p25

    [13]
    [14]
    [15]

    Chen P Y, Wu C W, Kwai D M 2009 Proceeding of the 2009 Asian Test Symposium Taiwan, November 2326, 2009 p450

    [16]

    Xu C, Li H, Suaya R, Banerjee K 2010 IEEE Trans. Electron Dev. 57 3405

    [17]
    [18]

    Hall S H, Hall G W, McCall J A 2000 High-Speed Digital System Design: A Handbook of Interconnect Theory and Design Practices (New York: John Wiley Sons) p205

    [19]
    [20]

    Li X, Wang J M, Tang W Q 2009 Acta Phys. Sin. 58 3603 (in Chinese) [李鑫, Wang Janet M, 唐卫清 2009 58 3603]

    [21]
    [22]

    Banerjee K, Mehrotra A 2002 IEEE Trans. Electron Dev. 49 2001

    [23]
    [24]

    Zhu Z M, Hao B T, Li R, Yang Y T 2010 Acta Phys. Sin. 59 1997 (in Chinese) [朱樟明, 郝报田, 李儒, 杨银堂 2009 59 1997]

    [25]
    [26]
    [27]

    Dong G, Xue Y, Li J W, Yang Y T 2011 Acta Phys. Sin. 60 46602 (in Chinese) [董刚, 薛荫, 李建伟, 杨银堂 2011 60 046602]

    [28]
    [29]

    Davis J A, De V K, Meindl J D 1998 IEEE Trans. Electron Dev. 45 580

    [30]
    [31]

    Sekar D C, Naeemi A, Sarvari R, Davis J A, Meindl J D 2007 IEEE/ACM International Conference on Computer-Aided Design San Jose, November 48, 2007 p560

    [32]
    [33]

    Zhu Z M, Zhong B, Hao B T, Yang Y T 2009 Acta Phys. Sin. 58 7124 (in Chinese) [朱樟明, 钟波, 郝报田, 杨银堂 2009 58 7124]

    [34]

    Zhu Z M, Hao B T, Yang Y T, Li Y J 2010 Chin. Phys. B 19 127805

    [35]
    [36]
    [37]

    Davis J A, Meindl J D 2003 Interconnect Technology and Design for Gig Scale Integration (Netherlands: Springer) p184

    [38]
  • [1] 张沐安, 王进卿, 吴睿, 冯致, 詹明秀, 徐旭, 池作和. 多孔介质内气泡Ostwald熟化特性三维孔网数值模拟.  , 2023, 72(16): 164701. doi: 10.7498/aps.72.20230695
    [2] 曹明鹏, 吴晓鹏, 管宏山, 单光宝, 周斌, 杨力宏, 杨银堂. 基于对偶单元法的三维集成微系统电热耦合分析.  , 2021, 70(7): 074401. doi: 10.7498/aps.70.20201628
    [3] 黄玉凤, 吴卫华, 徐胜卿, 朱小芹, 宋三年, 宋志棠. Sn15Sb85相变薄膜的厚度效应.  , 2021, 70(22): 226102. doi: 10.7498/aps.70.20210973
    [4] 刘丹, 胡森. 可实现偏振无关单向传输的二维硅基环形孔光子晶体.  , 2019, 68(2): 024206. doi: 10.7498/aps.68.20181397
    [5] 曹震, 段宝兴, 袁小宁, 杨银堂. 具有半绝缘多晶硅完全三维超结横向功率器件.  , 2015, 64(18): 187303. doi: 10.7498/aps.64.187303
    [6] 董刚, 武文珊, 杨银堂. 三维集成电路堆叠硅通孔动态功耗优化.  , 2015, 64(2): 026601. doi: 10.7498/aps.64.026601
    [7] 董刚, 刘荡, 石涛, 杨银堂. 多个硅通孔引起的热应力对迁移率和阻止区的影响.  , 2015, 64(17): 176601. doi: 10.7498/aps.64.176601
    [8] 张岩, 董刚, 杨银堂, 王宁, 王凤娟, 刘晓贤. 考虑自热效应的互连线功耗优化模型.  , 2013, 62(1): 016601. doi: 10.7498/aps.62.016601
    [9] 张宝龙, 李丹, 戴凤智, 杨世凤, 郭海成. 彩色滤光膜硅覆液晶微显示器的三维光学建模.  , 2012, 61(4): 040701. doi: 10.7498/aps.61.040701
    [10] 王芳, 赵星, 杨勇, 方志良, 袁小聪. 基于人眼视觉的集成成像三维显示分辨率的比较.  , 2012, 61(8): 084212. doi: 10.7498/aps.61.084212
    [11] 董刚, 薛萌, 李建伟, 杨银堂. 考虑工艺波动的RC互连树统计功耗.  , 2011, 60(3): 036601. doi: 10.7498/aps.60.036601
    [12] 董刚, 刘嘉, 薛萌, 杨银堂. 基于双电源电压和双阈值电压的全局互连性能优化.  , 2011, 60(4): 046602. doi: 10.7498/aps.60.046602
    [13] 朱樟明, 左平, 杨银堂. 考虑硅通孔的三维集成电路热传输解析模型.  , 2011, 60(11): 118001. doi: 10.7498/aps.60.118001
    [14] 张金松, 吴懿平, 王永国, 陶媛. 集成电路微互连结构中的热迁移.  , 2010, 59(6): 4395-4402. doi: 10.7498/aps.59.4395
    [15] 朱樟明, 郝报田, 李儒, 杨银堂. 一种基于延时和带宽约束的纳米级互连线优化模型.  , 2010, 59(3): 1997-2003. doi: 10.7498/aps.59.1997
    [16] 朱樟明, 钟波, 杨银堂. 基于RLCπ型等效模型的互连网络精确焦耳热功耗计算.  , 2010, 59(7): 4895-4900. doi: 10.7498/aps.59.4895
    [17] 朱樟明, 郝报田, 钱利波, 钟波, 杨银堂. 考虑通孔效应和边缘传热效应的纳米级互连线温度分布模型.  , 2009, 58(10): 7130-7135. doi: 10.7498/aps.58.7130
    [18] 朱樟明, 钟波, 郝报田, 杨银堂. 一种考虑温度的分布式互连线功耗模型.  , 2009, 58(10): 7124-7129. doi: 10.7498/aps.58.7124
    [19] 吴振宇, 杨银堂, 柴常春, 李跃进, 汪家友, 刘 彬. 通孔尺寸对铜互连应力迁移失效的影响.  , 2008, 57(6): 3730-3734. doi: 10.7498/aps.57.3730
    [20] 仪桂云, 董 鹏, 王晓冬, 刘丽霞, 陈胜利. 三维有序大孔聚苯乙烯的制备及表征.  , 2004, 53(10): 3311-3315. doi: 10.7498/aps.53.3311
计量
  • 文章访问数:  7700
  • PDF下载量:  770
  • 被引次数: 0
出版历程
  • 收稿日期:  2011-05-26
  • 修回日期:  2011-07-11
  • 刊出日期:  2012-03-05

/

返回文章
返回
Baidu
map